## Wafer-Scale Fabrication of Separated Carbon Nanotube Thin-Film Transistors for Display Applications

Chuan Wang,<sup>†</sup> Jialu Zhang,<sup>†</sup> Koungmin Ryu, Alexander Badmaev, Lewis Gomez De Arco, and Chongwu Zhou<sup>\*</sup>

Department of Electrical Engineering, University of Southern California, Los Angeles, CA 90089

Received August 4, 2009; Revised Manuscript Received September 30, 2009

## ABSTRACT

Preseparated, semiconductive enriched carbon nanotubes hold great potential for thin-film transistors and display applications due to their high mobility, high percentage of semiconductive nanotubes, and room-temperature processing compatibility. Here in this paper, we report our progress on wafer-scale processing of separated nanotube thin-film transistors (SN-TFTs) for display applications, including key technology components such as wafer-scale assembly of high-density, uniform separated nanotube networks, high-yield fabrication of devices with superior performance, and demonstration of organic light-emitting diode (OLED) switching controlled by a SN-TFT. On the basis of separated nanotubes with 95% semiconductive nanotubes, we have achieved solution-based assembly of separated nanotube thin films on complete 3 in. Si/SiO<sub>2</sub> wafers, and further carried out wafer-scale fabrication to produce transistors with high yield (>98%), small sheet resistance (~25 k\Omega/sq), high current density (~10  $\mu$ A/ $\mu$ m), and superior mobility (~52 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>). Moreover, on/off ratios of >10<sup>4</sup> are achieved in devices with channel length  $L > 20 \ \mu$ m. In addition, OLED control circuit has been demonstrated with the SN-TFT, and the modulation in the output light intensity exceeds 10<sup>4</sup>. Our approach can be easily scaled to large areas and could serve as critical foundation for future nanotube-based display electronics.

As the most widely used channel material for thin-film transistors (TFTs), amorphous silicon suffers from drawbacks that it requires high-temperature processing and the mobility is relatively low.<sup>1-6</sup> Organic TFTs as a replacement for amorphous silicon based TFTs receives lots of attention, while on the other hand they also suffer from poor device mobility.<sup>7,8</sup> Single-walled carbon nanotubes (SWNTs) offers high intrinsic carrier mobility and current-carrying capacity and have already been used to demonstrate ballistic and high mobility transistors,<sup>9-11</sup> and integrated logic circuits such as inverters and ring-oscillators.12-16 Thin-films of SWNTs that possess extraordinary conductivity, transparency, and flexibility have been achieved using either solution-based filtration or chemical vapor deposition (CVD) growth, and TFTs based on SWNTs have also been demonstrated and offer outstanding electrical properties as expected.<sup>17–23</sup> However, all of the work mentioned above shares the same drawback. which is the coexistence of both metallic and semiconductive nanotubes with approximate 33% nanotubes being metallic. Recently, significant advance has been made on CVD grown nanotube networks for flexible devices and circuits by using stripe-patterning to remove heterogeneous percolative transport through metallic nanotube networks and increase the average device on/off ratio to 10<sup>4</sup>. This technique nevertheless requires additional fabrication steps of stripe patterning and large device dimensions.<sup>24</sup>

Alternatively, the problem of the coexistence of metallic and semiconductive nanotubes can be solved by using preseparated semiconductive enriched nanotubes produced by density gradient ultracentrifugation.<sup>25,26</sup> On the basis of the separated nanotubes, TFTs have been demonstrated by the IBM research group. Ninety-nine percent semiconductive nanotubes were deposited using a sophisticated evaporation self-assembly method and the devices exhibited on/off ratios of more than  $10^3$  with channel length  $L = 4 \ \mu m$ , sheet resistance of  $\sim 200 \text{ k}\Omega/\text{sq}$ , and mobility of  $\sim 10 \text{ cm}^2 \text{ V}^{-1}$  $s^{-1}$ .<sup>27</sup> Despite the significant progress, many interesting issues remain to be studied. For example, can one use a simple and reliable method to assemble nanotubes besides the evaporation self-assembly method? What are the key factors affecting the TFT performance? Can one achieve even better TFT performance with separated nanotubes of less demanding purities (<99%)?

To answer the above-mentioned questions, we report our recent advance on wafer-scale processing of SN-TFTs and their potential application in display electronics. Surprisingly,

 $<sup>\</sup>ast$  To whom correspondence should be addressed. E-mail: chongwuz@usc.edu.

<sup>&</sup>lt;sup>†</sup> These authors contributed equally to this work.



Figure 1. Wafer-scale deposition of separated carbon nanotubes and fabrication of SN-TFTs. (a) Schematic diagram of APTES assisted nanotube deposition on Si/SiO<sub>2</sub> substrate. (b) Length distribution of the separated nanotubes used in this study; the average nanotube length is 1.716  $\mu$ m. (c, d) FE-SEM images of separated nanotubes deposited on Si/SiO<sub>2</sub> substrates with (c) and without (d) APTES functionalization, respectively. (e) Photograph of 3 in. Si/SiO<sub>2</sub> wafer after APTES assisted nanotubes deposition. Inset: FE-SEM images showing nanotubes deposited at different locations on the wafer, the locations of the SEM images on the wafer correspond to the approximate locations on the wafer where the images were taken. All the scale bars are 5  $\mu$ m. (f) Photograph of the same wafer after electrode patterning. The wafer consists of SN-TFTs used in this study and other types of electronic devices. Such SN-TFTs are made with channel width (W) of 10, 20, 50, 100, and 200  $\mu$ m, and channel length (L) of 4, 10, 20, 50, and 100  $\mu$ m.

we have produced TFTs using only 95% enriched semiconductive nanotubes with overall better performance than previous work<sup>27</sup> using 99% enriched nanotubes. Our work includes the following essential components. (1) Uniform and high density separated nanotube thin-films were deposited onto 3 in. Si/SiO<sub>2</sub> wafers using a facile solution-based assembly method. (2) Wafer-scale device fabrication was performed on 3 in. Si/SiO<sub>2</sub> wafers to yield SN-TFTs with high yield (>98%), small sheet resistance ( $\sim 25k\Omega/sq$ ), high current density (~10  $\mu$ A/ $\mu$ m), high mobility (~52 cm<sup>2</sup> V<sup>-1</sup>  $s^{-1}$ ), and good on/off ratio (>10<sup>4</sup>). (3) OLED control circuit has been demonstrated using the SN-TFT with output light intensity modulation over 10<sup>4</sup>. Our wafer-scale processing of SN-TFTs shows significant advantage over conventional platforms with respect to scalability, reproducibility, and device performance and suggests a practical and realistic approach for nanotube-based integrated circuit applications.

Figure 1 illustrates our wafer-scale processing of SN-TFTs including aminosilane assisted nanotube deposition and

в

device fabrication. In order to improve the density and uniformity of the solution-based nanotube assembly, aminosilane is introduced due to its well-known affinity to the carbon nanotubes.<sup>28,29</sup> In this work, aminopropyltriethoxy silane (APTES) is used to functionalize the Si/SiO<sub>2</sub> surface to form amine-terminated monolayer and the schematic of the APTES-assisted deposition is shown in Figure 1a. The detailed procedure of wafer-scale separated nanotube assembly begins with using corona discharge generator to generate UV ozone to clean the surface of the Si/SiO2 wafer making it hydrophilic. Next, the cleaned wafer is immersed into diluted APTES solution (3 drops of APTES in 20 mL of isopropanol alcohol (IPA)) for 10 min, then rinsed with IPA, and blown dry thoroughly. After APTES functionalization, the wafer is immersed into 0.01 mg/mL separated nanotube solution with 95% semiconducting nanotube prepared using density gradient ultracentrifugation<sup>25,26</sup> for 20 min. The enrichment of semiconducting nanotubes in the separated nanotube solution is confirmed by UV-vis-NIR absorption spectroscopy and the result is shown in Supporting Information (S1). The length distribution of the semiconductive nanotubes is measured by field-emission scanning electron microscope (FE-SEM) and the results are shown in Figure 1b. The average length is measured to be 1.7  $\mu$ m, which is longer than 1  $\mu$ m for 99% semiconducting nanotubes as reported in the literature.<sup>27</sup> As a final step, IPA and deionized water rinsing are used to remove the sodium dodecyl sulfate (SDS) residuals on the nanotubes, and the wafer is blown dry with N<sub>2</sub>.

FE-SEM was used to inspect the surface after nanotube assembly. Figure 1 panels c and d are the SEM images of the separated nanotubes deposited on Si/SiO<sub>2</sub> substrates with and without APTES functionalization, respectively. From the image, one can find that the sample with APTES functionalization gives much higher nanotube density (24-32 tubes/  $\mu$ m<sup>2</sup>) than the sample without APTES (<0.5 tubes/ $\mu$ m<sup>2</sup>). Besides high density, APTES functionalization also helps to give uniform deposition throughout the wafer. Figure 1e shows the photograph of a 3 in. Si/SiO<sub>2</sub> wafer after APTES assisted nanotube deposition. There is no abnormal color or junk left on the wafer after the deposition and cleaning process. In order to determine the deposition uniformity, SEM images were taken at nine different locations on the wafer. In Figure 1e, the locations of the SEM images on the wafer correspond to the approximate locations on the wafer where the images were taken and all the scale bars correspond to 5  $\mu$ m. The SEM images indicate that high density, uniform deposition is achieved throughout the 3 in. wafer.

Following the nanotube deposition is the device fabrication process.  $SiO_2$  (50 nm) is used to act as the back-gate dielectric. The source and drain electrodes are patterned by photolithography, and 5 Å Ti and 70 nm Pd are deposited followed by the lift-off process to form the source and drain metal contacts. Finally, since the separated nanotube thin film cover the entire wafer, to achieve accurate channel length and width and to remove the possible leakage in the devices, one more step of photolithography plus O<sub>2</sub> plasma is used to remove the unwanted nanotubes outside the device



**Figure 2.** Electronic properties of back-gated SN-TFTs. (a) Schematic diagram of a back-gated transistor built on separated nanotube thin-film with Ti/Pd (5 Å/70 nm) contacts and SiO<sub>2</sub> (50 nm) gate dielectric. (b) FE-SEM image of a typical SN-TFT with 4  $\mu$ m channel length. (c,d) Output ( $I_D - V_D$ ) characteristics of a typical SN-TFT ( $L = 20 \ \mu$ m and  $W = 100 \ \mu$ m) in triode region (c) and saturation region (d), respectively. (e) Transfer ( $I_D - V_G$ ) characteristics (red, linear scale; green, log scale) and  $g_m - V_G$  characteristics (blue) of the same device with  $V_D = 1$  V. (f) Current density ( $I_{on}/W$ ) measured at  $V_D = 1$  V and threshold voltage ( $V_{th}$ ) of 10 representative SN-TFTs showing the uniformity of devices. The red line represents the average value.

channel region. Figure 1f is a photograph of the wafer after electrode patterning. The wafer consists of SN-TFTs used in this study and other types of electronic devices. Such SN-TFTs are made with channel width (*W*) of 10, 20, 50, 100, and 200  $\mu$ m, and channel length (*L*) of 4, 10, 20, 50, and 100  $\mu$ m.

We carried out a systematic study of the electrical performance of the SN-TFTs as basic components for macroelectronic integrated circuits and display electronics. Figure 2a shows the schematic diagram of a back-gated SN-TFT built on separated nanotube thin-film with Ti/Pd (5 Å/70 nm) contacts and  $SiO_2$  (50 nm) gate dielectric. The SEM image of the channel of a typical SN-TFT with 4  $\mu$ m channel length is shown in Figure 2b. Figure 2c,d is the output  $(I_{\rm D}-V_{\rm D})$  characteristics of a typical SN-TFT ( $L = 20 \ \mu {\rm m}$ , and  $W = 100 \,\mu\text{m}$ ) measured in triode region and saturation region, respectively. The  $I_{\rm D}-V_{\rm D}$  curves appear to be very linear for  $V_D$  between -1 and 1 V, indicating that ohmic contacts are formed between the electrodes and the nanotubes. Under more negative  $V_D$ , these devices typically exhibit saturation behavior, as shown in Figure 2d. Figure 2e shows the transfer  $(I_D - V_G)$  characteristics (red, linear scale; green, log scale) and  $g_m - V_G$  characteristics (blue) of the same representative device with  $V_D = 1$  V. The on-current at  $V_D = 1$  V is measured to be 18.5  $\mu$ A, corresponding to a current density of 0.185  $\mu$ A/ $\mu$ m. The on/off ratio exceeds 10<sup>4</sup> and the transconductance is 3.3  $\mu$ S. Furthermore, due to the high density and uniform nature of the separated nanotube thin-film deposited on Si/SiO<sub>2</sub> substrates with APTES functionalization, the SN-TFTs are also expected to behave uniformly. The uniformity of the devices is illustrated in Figure 2f, which shows the current density ( $I_{on}/W$ ) measured at  $V_D = 1$  V and threshold voltage ( $V_{th}$ ) of 10 representative SN-TFTs with  $L = 4 \ \mu$ m. The red lines represent the average values and one can find that those device parameters have much smaller distribution compared with single nanotube devices.

CVD grown nanotube thin-films with mixed nanotubes have also been used to demonstrate TFTs and significant advance has been made toward flexible devices and integrated circuits.<sup>19,22,24</sup> However, the major problem of using CVD grown nanotube networks is the coexistence of metallic and semiconductive nanotubes with approximate 33% nanotubes being metallic. Stripe-patterning of CVD nanotube network has been proposed to remove heterogeneous percolative transport through metallic nanotube networks and



**Figure 3.** Statistical study of 200 nanotube TFTs based on separated nanotubes and mixed nanotubes. (a) Plot of current density  $(I_{on}/W)$  versus channel length for TFTs fabricated on separated nanotubes and mixed nanotubes. (b) Plot of average on current  $(I_{on})$  versus channel width for TFTs fabricated on separated nanotubes and mixed nanotubes with various channel lengths (4, 10, 20, 50, 100  $\mu$ m). (c) Plot of average on/off ratio  $(I_{on}/I_{off})$  versus channel length for TFTs fabricated on separated nanotubes and mixed nanotubes.

increase the average device on/off ratio to 10<sup>4</sup>. Nevertheless, this technique requires additional fabrication steps and large device dimensions.

To get a more comprehensive understanding, we compare the performance of SN-TFTs based on separated nanotubes (5% metallic) with TFTs based on CVD grown mixed nanotubes (33% metallic). The CVD recipe was fine-tuned to produce TFTs with a current drive ( $I_{on}/W$ ) similar to SN-TFTs. More information about TFTs based on CVD grown nanotubes can be found in Supporting Information (S2). Figure 3 summarizes the results after the measurement of 200 nanotube TFTs with various channel lengths and channel widths. Half of these devices are based on separated nanotubes and the other half based on mixed nanotubes. The device yield is more than 98%, and the few unconductive devices are due to the peel-off of metal contact during fabrication process.

Figure 3a exhibits the average normalized on-current densities ( $I_{on}/W$ ) of the transistors with various channel lengths measured at  $V_D = 1$  V and  $V_G = -10$  V, showing that the on-current density is approximately reversely proportional to the channel length. The highest on-current density is measured to be 10  $\mu$ A/ $\mu$ m and is achieved in devices with  $L = 4 \mu$ m. This value is comparable to the devices based on parallel aligned nanotubes with a typical nanotube density of 5 tubes/ $\mu$ m.<sup>31,32</sup> Figure 3b shows that the average on-current of the TFTs with various channel lengths is approximately proportional to the channel width. The highest average on-current 1.59 mA is achieved in devices with  $L = 4 \mu$ m and  $W = 200 \mu$ m. On the basis of the information in Figure 3b, we can further extract the best

sheet resistance of the separated nanotube thin-film to be  $\sim 25 \text{ k}\Omega/\text{sq}$ , which is 8 times better than 200 k $\Omega/\text{sq}$  reported in the previous publication.<sup>27</sup>

For TFTs fabricated with separated nanotubes and mixed nanotubes, the major difference is expected to be the on/off ratio, and the difference is explained in Figure 3c. First of all, as the channel length increases, the average on/off ratio of both SN-TFTs and mixed nanotube TFTs increases. This can be explained by the decrease in the probability of percolative transport through metallic nanotube networks as the device channel length increases. On the other hand, SN-TFTs have much higher on/off ratio compared with mixed nanotube TFTs due to the small percentage of metallic nanotubes. For the mixed nanotube TFT with 33% metallic nanotubes, the on/off ratio stays in the range of 2-10 as the channel length increases from 4 to 100  $\mu$ m. In contrast, for SN-TFT with only 5% metallic nanotubes the on/off ratio improves significantly from 10 to above 10<sup>4</sup> as the channel length increases from 4 to 100  $\mu$ m. The turning point happens between 10 and 20  $\mu$ m. When  $L > 20 \mu$ m, more than 90% of the devices exhibit on/off ratio higher than 10<sup>3</sup>. This amount of on/off ratio is large enough for most kinds of integrated circuit applications. Similar results have also been reported in previous work done by the IBM research group.<sup>27</sup> For their work, the turning point happens between 2 and 4  $\mu$ m. The reason that their turning point happens at smaller channel length is that they used 99% semiconductive nanotubes. By using higher purity semiconductive enriched nanotubes, on the one hand it can help to achieve sufficient on/off ratio with smaller channel length, thus smaller device area; on the other hand, since higher purity requires more



**Figure 4.** Simulation of nanotube thin-film percolation network. (a) Randomly generated nanotube percolation networks of separated nanotubes (top) and mixed nanotubes (bottom) for devices with  $L = 10 \,\mu$ m and  $W = 20 \,\mu$ m. The red and blue lines represent metallic and semiconductive nanotubes, respectively. (b) Comparison between the simulation data derived from the percolation network and measurement data.

ultracentrifugation, which will give rise to shorter nanotube length, it can cause more nanotube percolation and hurt the mobility of the devices as discussed below.

Besides the on current density and on/off ratio, there are two more important figures of merit for SN-TFTs, which are device transconductance  $(g_m)$  and mobility  $(\mu_{device})$ . The normalized device transconductance  $(g_m/W)$  and mobility of devices with various channel lengths are characterized and are plotted in Figure 3d.  $g_m$  is extracted from the maximum slope of the transfer characteristics measured at  $V_D = 1$  V and is normalized to device channel width. From the figure, one can find that as channel length increases,  $g_m/W$  decreases, this is because  $g_m/W$  is also inversely proportional to channel length.

On the basis of the normalized transconductance, we can further extract the mobility of the nanotube thin-film. We note that the SN-TFTs exhibit hysteresis as shown in the Supporting Information (S3). For consistency, we used  $g_m$  derived from the forward sweep for all the mobility calculations. Under  $V_D = 1$  V, devices operate in triode region, so the device mobility can be calculated from the following equation

$$\mu_{\text{device}} = \frac{L}{V_{\text{d}}C_{\text{ox}}W} \cdot \frac{\text{d}I_{\text{d}}}{\text{d}V_{\text{g}}} = \frac{L}{V_{\text{D}}C_{\text{ox}}} \cdot \frac{g_{\text{m}}}{W}$$

where L and W are the device channel length and width,  $V_{\rm D}$ = 1 V, and  $C_{ox}$  is the gate capacitance per unit area. The capacitance is calculated by considering the electrostatic coupling between nanotubes<sup>33</sup> and more details about the calculation can be found in Supporting Information (S4). For the device mobility, one interesting finding is that for the SN-TFTs, the device mobility decreases as channel length increases, while for the mixed nanotube TFTs, the device mobility increases as channel length increases. The highest mobility of SN-TFTs is 52 cm<sup>2</sup>  $V^{-1}$  s<sup>-1</sup> and is achieved in devices with  $L = 4 \mu m$ , while the highest mobility of mixed nanotube TFTs is 86 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> and is achieved in devices with  $L = 100 \,\mu\text{m}$ . The reason for the difference is believed to be related to nanotube length. For the separated nanotubes, the average length is small and is measured to be 1.7  $\mu$ m, so the device mobility is limited by the percolative transport through nanotube network. As the device channel length increases from a value comparable to the nanotube length to a much larger value, there are significantly more tubeto-tube junctions introduced into the conduction path, causing the device mobility to decrease. In contrast, for the mixed nanotubes the average length is much larger (>20  $\mu$ m), so the device mobility is likely to be limited by the metal/ nanotube contacts, similar to the case for aligned nanotube transistors.<sup>30–32</sup> As the channel length increases, the effect of metal/nanotube contacts become less significant and the mobility increases. Our SN-TFTs exhibit mobility up to 52  $\mathrm{cm}^2 \mathrm{V}^{-1} \mathrm{s}^{-1}$  which is more than five times higher than the previously reported work (10 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>).<sup>27</sup> Our improvement in the device performance can be attributed to longer nanotube length as described before. For instance, the average nanotube length in our SN-TFTs is approximately 1.7  $\mu$ m, while the nanotube length is about 1  $\mu$ m for previous work. For transistors of similar channel length, using longer nanotubes would lead to less nanotube-nanotube junctions and consequently higher mobility.

To further assess the effect of the carbon nanotube percolation network on the performance of nanotube TFTs,<sup>34-36</sup> a numerical simulation of nanotube TFTs with various channel lengths was performed to extract their on/ off ratios. The simulation consists of the following steps. First, we generate random nanotube networks that are defined by the following parameters: density of nanotubes, nanotube length, percentage of metallic nanotubes, and channel length and width. The representative networks for separated nanotubes and mixed nanotubes are shown in Figure 4a. Then we calculate the resistance of a nanotube network in the onand off-states, where we assume that the resistance per unit length of a semiconducting nanotube in the on-state to be equal to the resistance per unit length of a metallic nanotube, and 10<sup>4</sup> times larger in the off-state. We also assume fixed contact resistances between metallic/metallic, metallic/semiconductive, semiconductive/semiconductive nanotubes, and nanotubes/metal contacts. On the basis of the resistance in the on- and off-states calculated from the randomly generated carbon nanotube network, one can derive the on/off ratios of the devices. The simulation results are compared with the measurement results and are plotted in Figure 4b. On the basis of the figure, the simulation results fit the measurement



**Figure 5.** OLED control circuit by SN-TFT. (a) Transfer  $(I_D-V_G)$  characteristics under different drain voltages for the device used to control the OLED ( $L = 20 \,\mu$ m, and  $W = 100 \,\mu$ m), Inset: optical microscope image of the device. (b) Characteristics of the OLED control circuit where the current flow through the OLED ( $I_{OLED}$ ) is measured by sweeping the  $V_{DD}$  and Input voltage  $V_G$ . Various curves correspond to various values of  $V_G$  from -10 to  $10 \,\text{V}$  in 2 V steps. (c) Two terminal measurement of the OLED showing the current through the OLED ( $I_{OLED}$ ) (red line) and OLED light intensity (green line) versus the voltage applied across the OLED ( $V_{OLED}$ ). (d) Plot of the current through the OLED ( $I_{OLED}$ ) (red line) and OLED light intensity (green line) versus  $V_G$  with  $V_{DD} = 5 \,\text{V}$ . Inset: The circuit diagram of an OLED driven by a SN-TFT. (e) Photographs of the OLED driven by SN-TFT under different inputs showing the turn on and turn off of the OLED.

results well, which indicate that the nanotube percolation indeed plays a critical role in determining the on/off ratios of nanotube TFTs.

Our ability to fabricate high performance, uniform, high on/off ratio SN-TFTs enable us to further explore their applications in display electronics. For the proof of concept purpose, an OLED was connected to and controlled by a typical SN-TFT device whose transfer characteristics are shown in Figure 5a. The OLED employed in this study is a standard NPD/Alq3 OLED with multilayered configuration given as ITO/4–4'-bis[*N*-(1-naphthyl)-*N*-phenyl-amino]biphenyl (NPD) [40 nm]/tris(8-hydroxyquinoline) aluminum (Alq3) [40 nm]/LiF [1 nm]/aluminum (Al) [100 nm]. The channel length of the SN-TFT is selected to be 20  $\mu$ m so that the on/off reaches 10<sup>4</sup> and can meet the requirement for controlling the OLED to switch on and off. The schematic

of the OLED control circuit is shown in the inset of Figure 5b, where one SN-TFT is connected to an external OLED and  $V_{DD}$  (<0 V) is applied to the cathode of the OLED. The OLED control circuit is characterized by sweeping the  $V_{DD}$ and input voltage  $V_{\rm G}$  and measuring the current flow through the OLED ( $I_{OLED}$ ). It shows field effect transistor-like behavior with various curves corresponding to various values of input voltage. The figure illustrates that by controlling  $V_{\rm DD}$  and  $V_{\rm G}$  that worked as the input for the circuit, we can control the current flow through the OLED. To fully understand the behavior of the OLED, it is further characterized and the current and output light intensity versus applied voltage behaviors are plotted in Figure 5c. From the figure, we can see that the OLED gives nice diode I-V characteristic and in terms of the light intensity, the turn on voltage is about 3 V.

On the basis of the data in Figure 5b,c, we demonstrate the switching of the OLED by applying  $V_{DD} = 5$  V to the source of the transistor and sweeping the input voltage  $V_{\rm G}$ from -10 to 10 V. Figure 5d shows the current (red curve) flowing through the OLED, which is successfully modulated by  $V_{\rm G}$  by a factor of 1140, and this modulation leads to the control of the OLED light intensity as shown in the green curve. When  $V_{\rm G} = -10$  V, the OLED is on, and on the basis of the measured light intensity, the brightness is calculated to be 16.5 Cd/m<sup>2</sup>. When  $V_{\rm G} = 10$  V, the OLED is off and the brightness is calculated to be <0.001 Cd/m<sup>2</sup>. The modulation in the OLED brightness is greater than 10<sup>4</sup> and the significant change in the light intensity can be visually seen as shown in Figure 5e. The optical photographs represent the OLED under various input voltages with 1, 2, 3, 4, 5, and 6 corresponding to the inputs of -10, -8, -6, -4, -2, and 0 V, respectively.

In summary, we have reported significant progress on wafer-scale processing of SN-TFTs for display applications, including progress on wafer-scale assembly of high density, uniform separated nanotube networks, high-yield fabrication of devices with good performance, and proof of concept demonstration of OLED switching controlled by a SN-TFT. The APTES-assisted solution-based assembly of separated nanotube thin-film has been achieved on complete 3 in. Si/ SiO<sub>2</sub> wafers, followed by the fabrication to yield transistors with high yield (>98%), small sheet resistance ( $\sim 25 \text{ k}\Omega$ / sq), high current density ( $\sim 10 \,\mu$ A/ $\mu$ m), high mobility ( $\sim 52$  $cm^2 V^{-1} s^{-1}$ ) and good on/off ratio (>10<sup>4</sup>). In addition, OLED control circuit has been demonstrated with the SN-TFT, and the modulation in the output light intensity exceeds  $10^4$ . This demonstration can provide a guide to future research on SN-TFT-based display electronics such as active matrix organic light-emitting diode (AMOLED). Our work represents significant advance toward the challenging task of large scale separated nanotube thin-film assembly and solves the problem of coexistence of both metallic and semiconductive nanotubes in the state-of-the-art nanotube transistor fabrication techniques.

Acknowledgment. We acknowledge financial support from the National Science Foundation (CCF-0726815 and CCF-0702204).

**Supporting Information Available:** UV-vis-NIR absorption spectroscopy of separated carbon nanotubes (S1), TFT based on CVD grown mixed nanotubes (S2), hysteresis of the SN-TFT devices (S3), and capacitance and mobility calculation (S4). This material is available free of charge via the Internet at http://pubs.acs.org.

## References

- Dimitrakopoulos, C. D.; Mascaro, D. J. IBM J. Res. Dev. 2001, 45, 11–27.
- (2) Forrest, S. R. Nature 2004, 428, 911-918.
- (3) Ju, S. H.; Yu, S. H.; Kwon, J. H.; Kim, H. D.; Kim, B. H.; Kim, S. C.; Chung, H. K.; Weaver, M. S.; Lu, M. H.; Kwong, R. C.; Hack, M.; Brown, J. J. *SID Digest* **2002**, *37.3*, 1096–1099.
- (4) Ucjikoga, S. MRS Bull. 2002, 27, 881-886.
- (5) Madelung, O., Ed. Technology and Applications of Amorphous Silicon; Springer: Berlin, 2000.
- (6) Snell, A. J.; Mackenzie, K. D.; Spear, W. E.; LeComber, P. G.; Hughes, A. J. Appl. Phys. Lett. 1981, 24, 357–362.
- (7) Gelinck, G. H.; Edzer, H.; Huitema, A.; van Veenendaal, E.; Cantatore, E.; Schrijnemakers, L.; van der Putten, J. B. P. H.; Geuns, T. C. T.; Beenhakkers, M.; Giesbers, J. B.; Hiusman, B.-H.; Meijer, E. J.; Benito, E. M.; Touwslager, F. J.; Marsman, A. W.; van Rens, B. J. E.; de Leeuw, D. M. *Nat. Mater.* **2004**, *3*, 106–110.
- (8) Klauk, H.; Halik, M.; Zschieschang, U.; Eder, F.; Rohde, D.; Schmid, G.; Dehm, C. *IEEE Trans. Electron Devices* 2005, *52*, 618–622.
- (9) Javey, A.; Guo, J.; Wang, Q.; Lundstrom, M.; Dai, H. Nature 2003, 424, 654–657.
- (10) Dulrkop, T.; Getty, S. A.; Cobas, E.; Fuhrer, M. S. *Nano Lett.* **2003**, *4*, 35–39.
- (11) Zhou, X.; Park, J. Y.; Huang, S.; Liu, J.; McEuen, P. L. Phys. Rev. Lett. 2005, 95, 146805.
- (12) Bachtold, A.; Hadley, P.; Nakanishi, T.; Dekker, C. Science 2001, 294, 1317–1320.
- (13) Derycke, V.; Martel, R.; Appenzeller, J.; Avouris, P. *Nano Lett* **2001**, *1*, 453–456.
- (14) Liu, X.; Lee, C.; Han, J.; Zhou, C. Appl. Phys. Lett. 2001, 79, 3329– 3331.
- (15) Javey, A.; Wang, Q.; Ural, A.; Li, Y.; Dai, H. Nano Lett 2002, 2, 929–932.

- (16) Chen, Z.; Appenzeller, J.; Lin, Y.; Oakley, J. S.; Rinzler, A. G.; Tang, J.; Wind, S. J.; Solomon, P. M.; Avouris, P. *Science* **2006**, *311*, 1735.
- (17) Snow, E. S.; Novak, J. P.; Campbell, P. M.; Park, D. Appl. Phys. Lett. 2003, 82, 145–2147.
- (18) Snow, E. S.; Campbell, P. M.; Ancona, M. G.; Novak, J. P. Appl. Phys. Lett. 2005, 86, 033105-1-033105-3.
- (19) Artukovic, E.; Kaempgen, M.; Hecht, D. S.; Roth, S.; Gruner, G. Nano Lett. 2005, 5, 757–760.
- (20) Hu, L.; Hecht, D. S.; Gruner, G. Nano Lett. 2004, 4, 2513-2517.
- (21) Zhang, D.; Ryu, K.; Liu, X.; Polikarpov, E.; Ly, J.; Tompson, M. E.; Zhou, C. *Nano Lett.* **2006**, *6*, 1880–1886.
- (22) Ishikawa, F.; Chang, H.; Ryu, K.; Chen, P.; Badmaev, A.; De Arco Gomez, L.; Shen, G.; Zhou, C. ACS Nano 2008, 3, 73–79.
- (23) Cao, Q.; Rogers, J. A. Adv. Mater. 2008, 21, 29-53.
- (24) Cao, Q.; Kim, H. S.; Pimparkar, N.; Kulkarni, J. P.; Wang, C.; Shim, M.; Roy, K.; Alam, M. A.; Rogers, J. A. *Nature* **2008**, *454*, 495–500.
- (25) Arnold, M. S.; Green, A. A.; Hulvat, J. F.; Stupp, S. I.; Hersam, M. C. Nat. Nanotechnol. 2006, 1, 60–65.
- (26) Arnold, M. S.; Stupp, S. I.; Hersam, M. C. Nano Lett. 2005, 5, 713–718.
- (27) Engel, M.; Small, J. P.; Steiner, M.; Freitag, M.; Green, A. A.; Hersam, M. C.; Avouris, Ph. ACS Nano 2008, 2, 2445–2452.
- (28) Chattopadhyay, D.; Galeska, I.; Papadimitrakopoulos, F. J. Am. Chem. Soc. 2003, 125, 3370–3375.
- (29) LeMieux, M. C.; Roberts, M.; Barman, S.; Jin, Y. W.; Kim, J. M.; Bao, Z. Science 2008, 321, 101–104.
- (30) Kang, S. J.; Kocabas, C.; Ozel, T.; Shim, M.; Pimparkar, N.; Alam, M. A.; Rotkin, S. V.; Rogers, J. A. *Nat. Nanotechnol.* **2007**, *2*, 230– 236.
- (31) Wang, C.; Ryu, K.; Badmaev, A.; Patil, N.; Lin, A.; Mitra, S.; Wong, H.-S. P.; Zhou, C. Appl. Phys. Lett. 2008, 93, 033101-1-033101-3.
- (32) Ryu, K.; Badmaev, A.; Wang, C.; Lin, A.; Patil, N.; Gomez, L.; Kumar, A.; Mitra, S.; Wong, H.-S. P.; Zhou, C. *Nano Lett.* **2009**, *9*, 189–197.
- (33) Cao, Q.; Xia, M.; Kocabas, C.; Shim, M.; Rogers, J. A.; Rotkin, S. V. Appl. Phys. Lett. 2007, 90, 023516-1-023516-3.
- (34) Pimparkar, N.; Kocabas, C.; Kang, S. J.; Rogers, J. A.; Alam, M. A. Electron Device Lett. 2007, 28, 593–595.
- (35) Kocabas, C.; Pimparkar, N.; Yesilyurt, O.; Alam, M. A.; Rogers, J. A. Nano Lett. 2007, 7, 1195–1202.
- (36) Pimparkar, N.; Cao, Q.; Kumar, S.; Murthy, J. Y.; Rogers, J. A.; Alam, M. A. *Electron Device Lett.* **2007**, 28, 157–160.

NL902522F